OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [t48/] [tags/] [rel_0_6_1_beta/] [bench/] - Rev 329

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
292 New directory structure. root 5637d 16h /t48/tags/rel_0_6_1_beta/bench
256 This commit was manufactured by cvs2svn to create tag 'rel_0_6_1_beta'. 6608d 00h /t48/tags/rel_0_6_1_beta/bench
202 fix address assignment arniml 6862d 04h /t48/tags/rel_0_6_1_beta/bench
201 split low impedance markers for P2 arniml 6862d 04h /t48/tags/rel_0_6_1_beta/bench
200 add check for
tCP: Port Control Setup to PROG'
arniml 6862d 04h /t48/tags/rel_0_6_1_beta/bench
183 fix missing assignment to outclock arniml 6917d 08h /t48/tags/rel_0_6_1_beta/bench
160 add others to case statement arniml 7195d 05h /t48/tags/rel_0_6_1_beta/bench
140 remove tAW sanity check
conflicts with OUTL A, BUS
arniml 7234d 06h /t48/tags/rel_0_6_1_beta/bench
133 add checks for PSEN arniml 7278d 01h /t48/tags/rel_0_6_1_beta/bench
111 split 4k internal ROM into
+ 2k internal ROM
+ 2k external ROM
EA of t48_core is driven by MSB of internal ROM address
if upper 2k block is selected, the system switches to EA mode on the fly
arniml 7391d 14h /t48/tags/rel_0_6_1_beta/bench
110 exchange syn_rom for lpm_rom arniml 7391d 14h /t48/tags/rel_0_6_1_beta/bench
103 add testbench peripherals for P1 and P2
this became necessary to observe a difference between externally applied
port data and internally applied port data
arniml 7395d 11h /t48/tags/rel_0_6_1_beta/bench
83 connect if_timing to P2 output of T48 arniml 7417d 05h /t48/tags/rel_0_6_1_beta/bench
82 check expander timings arniml 7417d 05h /t48/tags/rel_0_6_1_beta/bench
81 initial check-in arniml 7417d 09h /t48/tags/rel_0_6_1_beta/bench
80 added if_timing arniml 7417d 09h /t48/tags/rel_0_6_1_beta/bench
68 connect T0 and T1 to P1 arniml 7424d 06h /t48/tags/rel_0_6_1_beta/bench
67 initial check-in arniml 7424d 06h /t48/tags/rel_0_6_1_beta/bench
56 wait for instruction strobe after final end-of-simulation detection
this ensures that the last mov instruction is part of the dump and
enables 100% matching with i8039 simulator
arniml 7428d 05h /t48/tags/rel_0_6_1_beta/bench
33 rename pX_limp to pX_low_imp arniml 7444d 06h /t48/tags/rel_0_6_1_beta/bench

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.