OpenCores
URL https://opencores.org/ocsvn/sdr_ctrl/sdr_ctrl/trunk

Subversion Repositories sdr_ctrl

[/] - Rev 65

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Updated Log file with CAS latency support 4,5 dinesha 4369d 04h /
64 CAS Latency support added for 4,5 dinesha 4369d 05h /
63 FPGA Bench mark results are added dinesha 4488d 03h /
62 Synthesis constraint for simplify dinesha 4488d 04h /
61 RTL file list are added into SVN dinesha 4488d 04h /
60 warning cleanup dinesha 4488d 04h /
59 Control path request and data are register now for better FPGA timing dinesha 4488d 05h /
58 Read Data is register on RD_FAST=0 case dinesha 4488d 05h /
57 Synthesis constraints are added dinesha 4488d 19h /
56 FPGA Synth optimisation dinesha 4488d 20h /
55 FPGA Synthesis timing optimisation dinesha 4488d 20h /
54 FPGA Timing Optimisation dinesha 4491d 18h /
53 Test bench upgradation dinesha 4492d 18h /
52 Documentation update for request control and transfer control block dinesha 4492d 18h /
51 FPGA relating timing optimisation done dinesha 4492d 19h /
50 Bug fix the request length is fixe dinesha 4494d 23h /
49 clean up dinesha 4495d 21h /
48 top-level cleanup dinesha 4495d 22h /
47 SDRAM bus converter bug fix and top-level signal clean up dinesha 4495d 22h /
46 test bench upgrade + rtl cleanup dinesha 4497d 22h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.