OpenCores
URL https://opencores.org/ocsvn/ethmac10g/ethmac10g/trunk

Subversion Repositories ethmac10g

[/] - Rev 40

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
40 This commit was manufactured by cvs2svn to create tag 'V10'. 6642d 01h /
39 first version fisher5090 6642d 01h /
38 deleted fisher5090 6642d 01h /
37 no message fisher5090 6642d 02h /
36 no message godzilla 6705d 10h /
35 no message godzilla 6708d 10h /
34 Rewritten code. godzilla 6708d 10h /
33 Rewritten code. godzilla 6708d 10h /
32 no message fisher5090 6725d 18h /
31 no message fisher5090 6725d 18h /
30 no message fisher5090 6753d 17h /
29 no message fisher5090 6754d 02h /
28 First commit. 32-bit counter. Synthesizes with no errors in Xilinx XST. mvpratt 6756d 13h /
27 xilinx coregen fisher5090 6766d 18h /
26 good edition fisher5090 6766d 18h /
25 no message fisher5090 6766d 18h /
24 First cut. One of the main culprits for the timing violations. godzilla 6769d 09h /
23 First cut. Original code from Easic but add some extra controls. One of the main culprits for the timing violations. godzilla 6769d 09h /
22 First cut. Original code from Easic but add some extra controls. godzilla 6769d 09h /
21 First cut. Not thoroughly tested yet but still need to implement the configuration, non-crc version and stats.
So far Leonardo Precison indicates the design can run upto 101 MHz but need to remove the timing violations to increase speed.
godzilla 6769d 09h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.