OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] - Rev 93

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
93 Tag for Version 1.4 of The Modular Simulataneous Exponentiation Core. This version adds support for the AXI4-Lite bus interface. JonasDC 3991d 00h /
92 updated documentation with minor interrupt changes of AXI interface JonasDC 3991d 00h /
91 changed interrupt structure of AXI4-Lite interface. Now the interrupt has to be acknowledged by clearing the appropriate interrupt source flag in the control register. JonasDC 3993d 03h /
90 reverted changes from previous revision, updated AXI version with testbench JonasDC 3994d 17h /
89 updated vhdl files so now different clock frequencies are posible for the core and bus interface. JonasDC 4058d 16h /
88 small update on documentation, changed fault in axi control_reg JonasDC 4064d 16h /
87 updated documentation to version 1.4
core now supports the AXI4-Lite bus
JonasDC 4064d 17h /
86 update on previous JonasDC 4064d 17h /
85 changed so that reset now also affects slave register JonasDC 4064d 17h /
84 AXI-Lite interface updated, now tested and verified on Xilinx FPGA
renamed C_DEVICE parameter, because of conflicts with restricted parameter in xilinx XPS
JonasDC 4066d 02h /
83 now using values from mod_sim_exp_pkg instead of direct entity JonasDC 4068d 03h /
82 added first version of axi-lite interface and testbench for basic axi-lite operations, now under test JonasDC 4084d 23h /
81 updated files, now using the components of the mod_sim_exp_pkg instead of direct entity declaration JonasDC 4084d 23h /
80 renamed to version 1.1 to follow the versioning system JonasDC 4094d 17h /
79 Tag for version 1.3 (with new ram style JonasDC 4094d 17h /
78 updated documentation with new RAM style information JonasDC 4094d 17h /
77 found fault in code, now synthesizes normally JonasDC 4100d 14h /
76 testbench update JonasDC 4103d 01h /
75 made rw_address a vector of a fixed width JonasDC 4103d 01h /
74 removed C_NR_OP and C_NR_M from the generic of mod_sim_exp_core and made them contstants, because currently no other values than 4 an 2 resp. are supported/can be implemented. JonasDC 4105d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.