OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 1619

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1619 Fixed types in function declaration jcastillo 6882d 17h /
1618 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6883d 00h /
1617 *** empty log message *** phoenix 6883d 00h /
1616 Import of or32 sepcific part of binutils port updated by Balint and Nog phoenix 6883d 00h /
1615 *** empty log message *** phoenix 6883d 00h /
1614 CI should not be set in dMMU translation tables or one gets different behaviour with dMMU on or off in case data cache is enabled. care should be taken for addresses higher than 0x7fff_ffff where the situation is just reversed. (since or1200 does not cache upper half of address space if there is no dMMU) phoenix 6893d 00h /
1613 change default phoenix 6898d 10h /
1612 major optimizations for or32 target phoenix 6898d 10h /
1611 This commit was manufactured by cvs2svn to create tag 'stable_0_2_0_rc2'. 6901d 11h /
1610 Update ChangeLog nogj 6901d 11h /
1609 0.2.0-rc2 release nogj 6901d 12h /
1608 Avoid scheduleing too many jobs, potentially underflowing the scheduler stack nogj 6902d 06h /
1607 Don't drop cycles from the scheduler nogj 6902d 06h /
1606 fix uninitialized reads phoenix 6902d 11h /
1605 Execute l.ff1 instruction nogj 6909d 07h /
1604 Fix dumphex/dumpverilog to not do unaligned memory access nogj 6909d 07h /
1603 Accept EM_OPENRISC as a valid machine nogj 6910d 11h /
1602 Corrected description of l.sfXXui (arch manual had a wrong description compared to behavior implemented in or1ksim/gcc/or1200). Removed Atomicity chapter. lampret 6911d 09h /
1601 fixed description of l.sfXXXi lampret 6911d 09h /
1600 Corrected mistake in pin assignation due to typo error in RC203 manual jcastillo 6919d 10h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.