OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 65

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
65 Added DMMU stats. lampret 8801d 13h /
64 SPR bit definition moved to spr_defs.h. lampret 8801d 13h /
63 Fixed a bug in getsprbits/setsprbits functions (now mask can have arbitry
alignment of bits).
lampret 8801d 13h /
62 OR1K DMMU model. lampret 8801d 13h /
61 2000-09-26 Joel Sherrill <joel@OARcorp.com>

* libc/sys/rtems/include/pthread.h: Added file missed by earlier
commit of RTEMS modifications.
joel 8816d 07h /
60 Memory model changed. lampret 8836d 16h /
59 2000-09-05 Joel Sherrill <joel@OARcorp.com>

* Merged newlib-1.8.2-rtems-20000905.diff which includes
or16 and or32 configuration support.
joel 8837d 03h /
58 This commit was manufactured by cvs2svn to create tag 'newlib-1-8-2'. 8843d 01h /
57 This commit was generated by cvs2svn to compensate for changes in r56, which
included commits to RCS files with non-trunk default branches.
joel 8843d 01h /
56 2000-08-30 Joel Sherrill <joel@OARcorp.com>

* Base import of unmodified newlib 1.8.2.
joel 8843d 01h /
55 Added 'dv' command for dumping memory as verilog model. lampret 8852d 13h /
54 Regular maintenance. lampret 8852d 13h /
53 Added setjmp/longjmp. lampret 8857d 13h /
52 Comment character changed. lampret 8913d 09h /
51 Exception detection changed a bit. lampret 8913d 09h /
50 Added CURINSN macro. lampret 8913d 09h /
49 Changed simulation mode to non-virtual (real). lampret 8913d 09h /
48 Added CCR. lampret 8913d 09h /
47 Added interrupt recognition and better memory dump. lampret 8913d 09h /
46 Added srand(). lampret 8913d 09h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.