OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 85

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
85 Added dumphex. lampret 8488d 10h /
84 Update. lampret 8488d 10h /
83 Updates. lampret 8488d 10h /
82 Changed pctemp to pcnext. lampret 8488d 10h /
81 This commit was manufactured by cvs2svn to create tag 'alpha'. 8516d 05h /
80 First import. lampret 8516d 05h /
79 Data and instruction cache simulation added. lampret 8518d 02h /
78 (i/d)tlb_status lampret 8641d 16h /
77 Regular update. lampret 8641d 16h /
76 regular update lampret 8641d 16h /
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8641d 16h /
74 Same as DMMU. lampret 8648d 15h /
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8648d 15h /
72 Added 'how to build GNU tools' lampret 8653d 16h /
71 Clean two typos. lampret 8658d 18h /
70 Basic setjmp/longjmp are ready. lampret 8658d 18h /
69 Sim debug. lampret 8660d 15h /
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8660d 16h /
67 Added simulator "application load". lampret 8660d 16h /
66 Added another set of eval_ functions that should be used directly by simulator.
evalsim_ and setsim_ don't go through MMU transaltion mechanism.
lampret 8660d 16h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.