OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 86

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
86 Added dh command. lampret 8498d 02h /
85 Added dumphex. lampret 8498d 02h /
84 Update. lampret 8498d 02h /
83 Updates. lampret 8498d 02h /
82 Changed pctemp to pcnext. lampret 8498d 02h /
81 This commit was manufactured by cvs2svn to create tag 'alpha'. 8525d 20h /
80 First import. lampret 8525d 20h /
79 Data and instruction cache simulation added. lampret 8527d 18h /
78 (i/d)tlb_status lampret 8651d 07h /
77 Regular update. lampret 8651d 08h /
76 regular update lampret 8651d 08h /
75 simgetstr added. eval_mem32 replaced with evalsim_mem32. lampret 8651d 08h /
74 Same as DMMU. lampret 8658d 07h /
73 Fixed all bugs. Now more or less works. IMMU still has some problems (exception start). lampret 8658d 07h /
72 Added 'how to build GNU tools' lampret 8663d 08h /
71 Clean two typos. lampret 8668d 10h /
70 Basic setjmp/longjmp are ready. lampret 8668d 10h /
69 Sim debug. lampret 8670d 07h /
68 Added hook for l.sys 204. Changed SPR of flag (no more CCR) lampret 8670d 07h /
67 Added simulator "application load". lampret 8670d 07h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.