OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] - Rev 989

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
989 c++ is making problems so, for now, it is excluded. simons 8012d 09h /
988 ORP architecture supported. simons 8013d 01h /
987 ORP architecture supported. simons 8013d 08h /
986 outputs out of function are not registered anymore markom 8013d 09h /
985 DTLB translation doesn't work on or1ksim when IC/DC enabled. lampret 8013d 20h /
984 Disable SB until it is tested lampret 8013d 21h /
983 First checkin lampret 8013d 22h /
982 Moved to sim/bin lampret 8013d 23h /
981 First checkin. lampret 8013d 23h /
980 Removed sim.tcl that shouldn't be here. lampret 8013d 23h /
979 Removed old test case binaries. lampret 8013d 23h /
978 Added variable delay for SRAM. lampret 8013d 23h /
977 Added store buffer. lampret 8013d 23h /
976 Added store buffer lampret 8013d 23h /
975 First checkin lampret 8013d 23h /
974 Enabled what works on or1ksim and disabled other tests. lampret 8014d 01h /
973 generated cuc top scheduler builds without syntax errors; not tested yet markom 8016d 05h /
972 Interrupt suorces fixed. simons 8016d 05h /
971 Now even keyboard test passes. simons 8016d 08h /
970 Testbench is now running on ORP architecture platform. simons 8016d 21h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.