OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] - Rev 288

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
288 updates for release 1.1 arniml 5944d 18h /
287 add notes on FPGA implementation arniml 5944d 18h /
286 hierarchy update, RAM and ROM clarification arniml 5944d 18h /
285 generate D for synchronous implementation in clocked process arniml 5945d 19h /
284 better support for ISE/XST:
opc_table and opc_decoder merged into decoder_pack and decoder
arniml 5945d 19h /
283 update to new mnemonic decoder arniml 5945d 19h /
282 decouple bidir port T0 from P1
fixes testcase black_box/tx/t0
arniml 5946d 18h /
281 clarify testcase compilation arniml 5946d 18h /
280 added syn directory structure arniml 5947d 18h /
279 update arniml 5962d 17h /
278 initial check-in arniml 5962d 19h /
277 This commit was manufactured by cvs2svn to create tag 'rel_1_0'. 6443d 17h /
276 add change notes for release 1.0 arniml 6443d 17h /
275 fix sensitivity list arniml 6444d 15h /
274 revision 1.0 arniml 6444d 15h /
273 reset counter_q arniml 6462d 02h /
272 fix entity port names arniml 6466d 04h /
271 initial check-in arniml 6466d 04h /
270 fix component name arniml 6466d 05h /
269 update list for inclusion of t8243 testbenches arniml 6593d 17h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.