OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 14

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
14 Added external feedback of DDR SDRAM clock. mikaeljf 5364d 13h /
13 Modified DDR FSM for read and write, added counters for burst length, read/write latency, write recovery time etc. Added DCM with external feedback. mikaeljf 5364d 16h /
12 Minor update of whishbone FSMs in TB mikaeljf 5374d 17h /
11 Initial version with support for DDR mikaeljf 5375d 05h /
10 unneback 5402d 13h /
9 testbench unneback 5402d 13h /
8 unneback 5498d 09h /
7 unneback 5498d 09h /
6 unneback 5498d 09h /
5 pass initial testing unneback 5498d 10h /
4 unneback 5499d 13h /
3 unneback 5499d 15h /
2 initial unneback 5505d 13h /
1 The project was created and the structure was created root 5505d 13h /

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.