OpenCores
URL https://opencores.org/ocsvn/versatile_mem_ctrl/versatile_mem_ctrl/trunk

Subversion Repositories versatile_mem_ctrl

[/] - Rev 47

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
47 support for registered outputs on ras, cas and we unneback 5253d 22h /
46 cosmetic updates unneback 5253d 23h /
45 added unneback 5254d 01h /
44 registered row comparison unneback 5256d 01h /
43 unneback 5256d 07h /
42 added pipeline stage for egress FIFO readot unneback 5256d 15h /
41 Added two alternate data capture functions. mikaeljf 5256d 22h /
40 updated fifo interfaces with re/rd and we/wr unneback 5257d 05h /
39 updated FIFO and SDR 16 unneback 5257d 17h /
38 casex in rw state to save logic unneback 5260d 00h /
37 unneback 5260d 15h /
36 unneback 5260d 15h /
35 work for limited test case unneback 5260d 22h /
34 added unneback 5260d 23h /
33 work for limited test case, no cke inhibit for fifo empty unneback 5261d 01h /
32 Updated the testbench to match the new wishbone interface. mikaeljf 5264d 05h /
31 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5265d 22h /
30 Added Xilinx primitive for dff_sr.v module, updated rtl-Makefile adn simulation scripts. mikaeljf 5265d 22h /
29 Adapted the test bench to the new wishbone interface. mikaeljf 5269d 22h /
28 Fixed typos and updated the rtl Makefile and Altera-Modelsim script. Modified the counter-excel file and added missing module 'dff_sr.v'. mikaeljf 5270d 00h /

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.