OpenCores
URL https://opencores.org/ocsvn/t48/t48/trunk

Subversion Repositories t48

[/] [.] - Rev 186

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
186 update to version 0.2 arniml 6881d 12h /.
185 initial check-in arniml 6886d 10h /.
184 initial check-in arniml 6886d 11h /.
183 fix missing assignment to outclock arniml 6886d 14h /.
182 intermediate version arniml 6966d 12h /.
181 fix typo arniml 6966d 15h /.
180 introduce prefix 't48_' for wb_master entity and configuration arniml 6974d 21h /.
179 introduce prefix 't48_' for all packages, entities and configurations arniml 6974d 21h /.
178 Move latching of BUS to MSTATE2
-> sample BUS at the end of RD'
arniml 6976d 09h /.
177 Implement db_dir_o glitch-safe arniml 6976d 09h /.
176 Use en_clk_i instead of xtal3_s for generation of external signals.
This is required when the core runs with full xtal clock instead
of xtal/3 (xtal_div_3_g = 0).
arniml 6976d 09h /.
175 add bug report
"MSB of Program Counter changed upon PC increment"
arniml 6977d 12h /.
174 fix bug report
"MSB of Program Counter changed upon PC increment"
arniml 6977d 12h /.
173 testcase for bug report
"MSB of Program Counter changed upon PC increment"
arniml 6977d 12h /.
172 save data from wishbone bus in register bank with wb_ack
necessary to hold data from peripheral/memory until it is read by T48
arniml 7006d 09h /.
171 remove obsolete output stack_high_o arniml 7007d 09h /.
170 intermediate update arniml 7008d 15h /.
169 initial check-in arniml 7008d 21h /.
168 change address range of wb_master arniml 7008d 21h /.
167 simplify address range:
- configuration range
- Wishbone range
arniml 7008d 21h /.

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.