OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_12/] [rtl/] [verilog/] [oc8051_acc.v] - Rev 153

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
153 `ifdef added. simont 7808d 15h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
118 change wr_sft to 2 bit wire. simont 7863d 16h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
117 Register oc8051_sfr dato output, add signal wait_data. simont 7863d 16h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
116 change sfr's interface. simont 7865d 17h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
82 replace some modules simont 7949d 18h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
76 add module oc8051_sfr, 256 bytes internal ram simont 8018d 15h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
46 prepared header simont 8054d 14h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
38 fix some bugs simont 8081d 17h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
37 added signals ack, stb and cyc simont 8081d 17h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
22 fix some bugs simont 8094d 13h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
5 more linter corrections; 2 tests still fail markom 8101d 19h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
4 Code repaired to satisfy the linter; testbech fails markom 8101d 21h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v
2 Initial CVS import simont 8117d 18h /8051/tags/rel_12/rtl/verilog/oc8051_acc.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.