OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [tags/] [rel_12/] [rtl/] [verilog/] [oc8051_memory_interface.v] - Rev 181

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
181 Simulation reports added. simont 7744d 16h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
179 add /* synopsys xx_case */ to case statments. simont 7744d 17h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
173 simualtion `ifdef added simont 7756d 00h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
158 fix bug. simont 7771d 03h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
149 pipelined acces to axternal instruction interface added. simont 7772d 21h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
146 fix bug in movc intruction. simont 7794d 22h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
140 cahnge assigment to pc_wait (remove istb_o) simont 7801d 04h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
139 add aditional alu destination to solve critical path. simont 7801d 22h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
132 change branch instruction execution (reduse needed clock periods). simont 7811d 21h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
128 chance idat_ir to 24 bit wide simont 7821d 04h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
121 Change pc add value from 23'h to 16'h simont 7826d 04h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
118 change wr_sft to 2 bit wire. simont 7827d 22h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v
81 initial import simont 7914d 00h /8051/tags/rel_12/rtl/verilog/oc8051_memory_interface.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.