OpenCores
URL https://opencores.org/ocsvn/8051/8051/trunk

Subversion Repositories 8051

[/] [8051/] [trunk/] [rtl/] [verilog/] - Rev 179

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
179 add /* synopsys xx_case */ to case statments. simont 7708d 01h /8051/trunk/rtl/verilog
178 x replaced with 0. simont 7708d 03h /8051/trunk/rtl/verilog
177 Fix bug in case of writing and reading from same address. simont 7719d 07h /8051/trunk/rtl/verilog
175 initial inport. simont 7719d 09h /8051/trunk/rtl/verilog
174 ram modules added. simont 7719d 09h /8051/trunk/rtl/verilog
173 simualtion `ifdef added simont 7719d 09h /8051/trunk/rtl/verilog
172 BIST signals added. simont 7722d 08h /8051/trunk/rtl/verilog
171 fix bug in DA operation. simont 7730d 05h /8051/trunk/rtl/verilog
158 fix bug. simont 7734d 11h /8051/trunk/rtl/verilog
153 `ifdef added. simont 7736d 05h /8051/trunk/rtl/verilog
152 sub_result output added. simont 7736d 05h /8051/trunk/rtl/verilog
151 remove pc_r register. simont 7736d 05h /8051/trunk/rtl/verilog
150 fix some bugs. simont 7736d 05h /8051/trunk/rtl/verilog
149 pipelined acces to axternal instruction interface added. simont 7736d 05h /8051/trunk/rtl/verilog
148 include "8051_defines" added. simont 7736d 05h /8051/trunk/rtl/verilog
146 fix bug in movc intruction. simont 7758d 06h /8051/trunk/rtl/verilog
145 fix bug in case of sequence of inc dptr instrucitons. simont 7763d 10h /8051/trunk/rtl/verilog
144 chsnge comp.des to des1 simont 7763d 10h /8051/trunk/rtl/verilog
143 add wire sub_result, conect it to des_acc and des1. simont 7763d 10h /8051/trunk/rtl/verilog
142 optimize state machine. simont 7764d 11h /8051/trunk/rtl/verilog

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.