OpenCores
URL https://opencores.org/ocsvn/aes_highthroughput_lowarea/aes_highthroughput_lowarea/trunk

Subversion Repositories aes_highthroughput_lowarea

[/] [aes_highthroughput_lowarea/] [trunk/] [verilog] - Rev 11

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
11 Corrected a small problem with the KAT testbench. motilito 4045d 17h /aes_highthroughput_lowarea/trunk/verilog
8 Added core specification document, core top example module and FPGA synthesis project files. motilito 4446d 16h /aes_highthroughput_lowarea/trunk/verilog
7 Added AES KAT test bench and simulation batch files for Icarus Verilog.
Note that reset polarity was changed to rising edge (posedge).
motilito 4901d 15h /aes_highthroughput_lowarea/trunk/verilog
6 Correcting some problems with bench directory motilito 4901d 19h /aes_highthroughput_lowarea/trunk/verilog
5 Updating sub-directory structure motilito 4901d 19h /aes_highthroughput_lowarea/trunk/verilog
3 Building new directory structure. motilito 4902d 05h /aes_highthroughput_lowarea/trunk/verilog

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.