OpenCores
URL https://opencores.org/ocsvn/amber/amber/trunk

Subversion Repositories amber

[/] [amber/] [trunk/] [hw/] [vlog/] [amber25/] [a25_dcache.v] - Rev 67

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
63 Add support for Xilinx ISim Verilog simulator.
Remove Virtex-6 files.
csantifort 4221d 12h /amber/trunk/hw/vlog/amber25/a25_dcache.v
60 Bug fix; removed a combinational loop from the a25_decode logic. csantifort 4726d 02h /amber/trunk/hw/vlog/amber25/a25_dcache.v
39 Added a second level of buffering to a25_wishbone_buf to fix a lockup
bug when write acks to not return immediately, and also to improve performance slightly
csantifort 4926d 01h /amber/trunk/hw/vlog/amber25/a25_dcache.v
35 Amber25 improvements:
Use 128-bit wishbone bus, instead of 32-bit to reduce cache miss fetch times
Use a fast barrel shifter for shifts between 0 and 4 to improve timing
Use a 2 cycle full barrel shifter for complex shifts
csantifort 4929d 08h /amber/trunk/hw/vlog/amber25/a25_dcache.v
17 amber25 core bug fix. The return address for irq interrupts was off by 4 bytes
when the interrupt occurred during a stm instruction with the following instruction
having some register conflicts. Added test irq_stm to catch the bug.
Cleaned up some header descriptions
csantifort 5018d 05h /amber/trunk/hw/vlog/amber25/a25_dcache.v
16 Deleted the old version of the 3-state amber core. Its replaced with amber23.
Added the 5-state Amber core.
csantifort 5020d 19h /amber/trunk/hw/vlog/amber25/a25_dcache.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.