OpenCores
URL https://opencores.org/ocsvn/axi4_tlm_bfm/axi4_tlm_bfm/trunk

Subversion Repositories axi4_tlm_bfm

[/] [axi4_tlm_bfm/] [trunk/] [rtl/] [user.vhdl] - Rev 42

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
42 Major enhancements and bugfix. Used DDR for AXI BFM for enhanced functionality and performance. Tested in simulation; TODO update synthesis design files. daniel.kho 3697d 20h /axi4_tlm_bfm/trunk/rtl/user.vhdl
39 Deprecated symbolsPerTransfer and outstandingTransactions; replaced with lastTransaction. Fixed small bug in BFM; tData and tValid should be valid even for the last transaction. daniel.kho 3709d 04h /axi4_tlm_bfm/trunk/rtl/user.vhdl
24 Updated simulation sources to reflect changes made for synthesis. daniel.kho 3775d 03h /axi4_tlm_bfm/trunk/rtl/user.vhdl
17 Added more pipelining, enhancements. Tested on BeMicro kit. daniel.kho 3786d 00h /axi4_tlm_bfm/trunk/rtl/user.vhdl
16 Moved transaction counter from BFM to user. This gives the user more control over the number of transactions. The BFM now treats this as an input. daniel.kho 3888d 20h /axi4_tlm_bfm/trunk/rtl/user.vhdl
15 [minor]: cleaned up sources. daniel.kho 3891d 02h /axi4_tlm_bfm/trunk/rtl/user.vhdl
13 Fixed one-cycle extra read issue, occurring during fast read. Verified on hardware as well. daniel.kho 3899d 21h /axi4_tlm_bfm/trunk/rtl/user.vhdl
12 Used generic package instead of using tauhop.tlm (abstract package) directly, and updated corresponding context paths. Simulated fine with ModelSim 10.1b. [previous]: Previous update included synthesis fixes ported from simulation sources. daniel.kho 3909d 02h /axi4_tlm_bfm/trunk/rtl/user.vhdl
11 Synthesised design with bugfixes discovered during simulation. Basically, these bugfixes just checks the design's behaviour against the AXI spec, and make sure the assumptions match. daniel.kho 3910d 20h /axi4_tlm_bfm/trunk/rtl/user.vhdl
10 Written a few more directed testcases (in user.vhdl), and fixed several bugs. TODO move the testcases to the stimuli folder. daniel.kho 3914d 20h /axi4_tlm_bfm/trunk/rtl/user.vhdl
9 Added synthesis files. Design debugged and synthesised with Quartus. Added synthesis script, and included OS-VVM simulation packages. daniel.kho 3917d 16h /axi4_tlm_bfm/trunk/rtl/user.vhdl
8 [minor]: removed writeStream(). The write() procedure can be used for both stream and non-stream interfaces. For stream interfaces, just map the address argument to don't-cares. Made several other minor enhancements, simplifications. daniel.kho 4017d 22h /axi4_tlm_bfm/trunk/rtl/user.vhdl
7 [minor]: renamed axi4-stream-bfm.vhdl to axi4-stream-bfm-master.vhdl so as to allow a future implementation of the AXI4-Stream slave / receiver. Changed simulation script to start GUI simulation only when there are no errors (previously, it brings up the GUI even when there are compilation errors). daniel.kho 4021d 16h /axi4_tlm_bfm/trunk/rtl/user.vhdl
6 [minor]: expanded some waveforms and show random stimulus from simulation script. daniel.kho 4021d 21h /axi4_tlm_bfm/trunk/rtl/user.vhdl
5 [minor]: refactored type names to use the convention 't_*' for more clarity. AXI4-Stream signal names also starts with a 't'. daniel.kho 4022d 01h /axi4_tlm_bfm/trunk/rtl/user.vhdl
3 Updated user.vhdl to use math_real's uniform for testbench randomisation. This is to avoid having to include third-party libraries into the project. Simulation of user.vhdl works - writeStream() procedure is used to send AXI4-Stream bus writes. More verification will follow. daniel.kho 4022d 20h /axi4_tlm_bfm/trunk/rtl/user.vhdl
2 Initial commit.
Added packages and usage example for AXI4-Stream protocol.
Added simulation scripts for ModelSim/QuestaSim.
daniel.kho 4023d 06h /axi4_tlm_bfm/trunk/rtl/user.vhdl

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.