OpenCores
URL https://opencores.org/ocsvn/dbg_interface/dbg_interface/trunk

Subversion Repositories dbg_interface

[/] [dbg_interface/] [tags/] [rel_21/] [bench/] [verilog/] [dbg_tb.v] - Rev 128

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
128 Defines WISHBONE_SUPPORTED and CPU_SUPPORTED added. By default both are
turned on.
mohor 7455d 05h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
124 Display for VATS added. mohor 7460d 02h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
121 Port signals are all set to zero after reset. mohor 7463d 02h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
120 test stall_test added. mohor 7463d 05h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
117 Define name changed. mohor 7465d 01h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
116 Data latching changed when testing WB. mohor 7465d 02h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
115 More debug data added. mohor 7465d 05h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
114 CRC generation iand verification in bench changed. mohor 7465d 07h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
113 IDCODE test improved. mohor 7465d 08h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
111 Define tap_defines.v added to test bench. mohor 7466d 03h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
110 Waiting for "ready" improved. mohor 7466d 03h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
102 New version. mohor 7467d 22h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
101 Almost finished. mohor 7467d 23h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
99 cpu registers added. mohor 7469d 01h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
96 Working. mohor 7470d 05h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
95 Temp version. mohor 7470d 17h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
93 tmp version. mohor 7472d 04h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
92 temp version. mohor 7475d 08h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
91 tmp version. mohor 7476d 03h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v
90 tmp version. mohor 7476d 22h /dbg_interface/tags/rel_21/bench/verilog/dbg_tb.v

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.