OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [branches/] [unneback/] [bench/] [verilog] - Rev 194

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
194 Full duplex tests modified and testbench bug repaired. tadej 8092d 06h /ethmac/branches/unneback/bench/verilog
192 Some additional reports added tadej 8094d 03h /ethmac/branches/unneback/bench/verilog
191 Bug repaired in eth_phy device tadej 8094d 03h /ethmac/branches/unneback/bench/verilog
189 Simple testbench that includes eth_cop, eth_host and eth_memory modules.
This testbench is used for testing the whole environment. Use tb_ethernet
testbench for testing just the ethernet MAC core (many tests).
mohor 8094d 04h /ethmac/branches/unneback/bench/verilog
188 PHY changed. tadej 8095d 00h /ethmac/branches/unneback/bench/verilog
182 Full duplex test improved. tadej 8096d 03h /ethmac/branches/unneback/bench/verilog
181 MIIM test look better. mohor 8096d 05h /ethmac/branches/unneback/bench/verilog
180 Bench outputs data to display every 128 bytes. mohor 8099d 01h /ethmac/branches/unneback/bench/verilog
179 Beautiful tests merget together mohor 8099d 02h /ethmac/branches/unneback/bench/verilog
178 Rearanged testcases mohor 8099d 02h /ethmac/branches/unneback/bench/verilog
177 Bug in MIIM fixed. mohor 8099d 06h /ethmac/branches/unneback/bench/verilog
170 Headers changed. mohor 8099d 08h /ethmac/branches/unneback/bench/verilog
169 New testbench. Thanks to Tadej M - "The Spammer". mohor 8099d 08h /ethmac/branches/unneback/bench/verilog
158 Typo fixed. mohor 8104d 04h /ethmac/branches/unneback/bench/verilog
157 This testbench will soon be obsolete. Please use tb_ethernet.v mohor 8106d 09h /ethmac/branches/unneback/bench/verilog
156 Valid testbench. mohor 8106d 09h /ethmac/branches/unneback/bench/verilog
155 Minor changes. mohor 8106d 09h /ethmac/branches/unneback/bench/verilog
124 Define ETH_MIIMODER_RST corrected to 0x00000400. mohor 8149d 03h /ethmac/branches/unneback/bench/verilog
121 gsr added for use when ETH_XILINX_RAMB4 define is set. mohor 8151d 04h /ethmac/branches/unneback/bench/verilog
117 Clock mrx_clk set to 2.5 MHz. mohor 8155d 06h /ethmac/branches/unneback/bench/verilog

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.