OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [tags/] [rel_15/] [rtl/] [verilog] - Rev 238

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
238 Defines fixed to use generic RAM by default. mohor 7970d 00h /ethmac/tags/rel_15/rtl/verilog
236 State machine goes from idle to the defer state when CarrierSense is 1. FCS (CRC appending) fixed to check the CrcEn bit also when padding is necessery. mohor 7972d 05h /ethmac/tags/rel_15/rtl/verilog
232 fpga define added. mohor 7977d 23h /ethmac/tags/rel_15/rtl/verilog
229 case changed to casex. mohor 7983d 21h /ethmac/tags/rel_15/rtl/verilog
227 Changed BIST scan signals. tadejm 7984d 01h /ethmac/tags/rel_15/rtl/verilog
226 Igor added WB burst support and repaired BUG when handling TX under-run and retry. tadejm 7984d 02h /ethmac/tags/rel_15/rtl/verilog
221 TxStatus is written after last access to the TX fifo is finished (in case of abort
or retry). TxDone is fixed.
mohor 7988d 02h /ethmac/tags/rel_15/rtl/verilog
219 txfifo_cnt and rxfifo_cnt counters width is defined in the eth_define.v file,
TxDone and TxRetry are generated after the current WISHBONE access is
finished.
mohor 7991d 02h /ethmac/tags/rel_15/rtl/verilog
218 Typo error fixed. (When using Bist) mohor 7991d 04h /ethmac/tags/rel_15/rtl/verilog
214 Signals for WISHBONE B3 compliant interface added. mohor 7992d 01h /ethmac/tags/rel_15/rtl/verilog
213 Defines changed to have ETH_ prolog.
ETH_WISHBONE_B# define added.
mohor 7992d 01h /ethmac/tags/rel_15/rtl/verilog
212 Minor $display change. mohor 7992d 01h /ethmac/tags/rel_15/rtl/verilog
211 Bist added. mohor 7992d 01h /ethmac/tags/rel_15/rtl/verilog
210 BIST added. mohor 7992d 01h /ethmac/tags/rel_15/rtl/verilog
204 ETH_VIRTUAL_SILICON_RAM supported (for ASIC implementation). mohor 8008d 23h /ethmac/tags/rel_15/rtl/verilog
203 Virtual Silicon RAM might be used in the ASIC implementation of the ethernet
core.
mohor 8009d 00h /ethmac/tags/rel_15/rtl/verilog
202 CsMiss added. When address between 0x800 and 0xfff is accessed within
Ethernet Core, error acknowledge is generated.
mohor 8012d 01h /ethmac/tags/rel_15/rtl/verilog
168 CarrierSenseLost bug fixed when operating in full duplex mode. mohor 8020d 03h /ethmac/tags/rel_15/rtl/verilog
167 Sometimes both RxB_IRQ and RxE_IRQ were activated. Bug fixed. mohor 8021d 04h /ethmac/tags/rel_15/rtl/verilog
166 Reception is possible after RxPointer is read and not after BD is read. For
that reason RxBDReady is changed to RxReady.
Busy_IRQ interrupt connected. When there is no RxBD ready and frame
comes, interrupt is generated.
mohor 8022d 04h /ethmac/tags/rel_15/rtl/verilog

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.