OpenCores
URL https://opencores.org/ocsvn/ethmac/ethmac/trunk

Subversion Repositories ethmac

[/] [ethmac/] [trunk] - Rev 319

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
319 Latest Ethernet IP core testbench. tadejm 7373d 18h /ethmac/trunk
318 Latest Ethernet IP core testbench. tadejm 7373d 18h /ethmac/trunk
317 Multicast detection fixed. Only the LSB of the first byte is checked. igorm 7383d 00h /ethmac/trunk
315 Updated testbench. Some more testcases, some repaired. tadejm 7485d 21h /ethmac/trunk
312 Corrected address mismatch for xilinx RAMB4_S8 model which has wider address than RAMB4_S16. tadejm 7485d 21h /ethmac/trunk
311 Update script for running different file list files for different RAM models. tadejm 7485d 21h /ethmac/trunk
310 More signals. tadejm 7485d 21h /ethmac/trunk
309 Update file list files for different RAM models with byte select accessing. tadejm 7485d 21h /ethmac/trunk
308 Moved RAM model file path from sim_file_list.lst to this file. tadejm 7485d 21h /ethmac/trunk
306 Lapsus fixed (!we -> ~we). simons 7486d 19h /ethmac/trunk
304 WISHBONE slave changed and tested from only 32-bit accesss to byte access. tadejm 7508d 16h /ethmac/trunk
302 mbist signals updated according to newest convention markom 7535d 02h /ethmac/trunk
301 Update RxEnSync only when mrxdv_pad_i is inactive (LOW). knguyen 7545d 18h /ethmac/trunk
299 Artisan RAMs added. mohor 7592d 22h /ethmac/trunk
297 Artisan ram instance added. simons 7598d 17h /ethmac/trunk
295 Few minor changes. tadejm 7599d 20h /ethmac/trunk
294 Added path to a file with distributed RAM instances for xilinx. tadejm 7601d 21h /ethmac/trunk
293 initial. tadejm 7625d 18h /ethmac/trunk
292 Corrected mistake. tadejm 7625d 18h /ethmac/trunk
291 initial tadejm 7625d 19h /ethmac/trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.