OpenCores
URL https://opencores.org/ocsvn/ha1588/ha1588/trunk

Subversion Repositories ha1588

[/] [ha1588/] [trunk/] [sim/] [rtc/] [rtc_timer_tb.v] - Rev 38

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
38 1. Redefined the memory map. See changes in reg.v and ptp_drv_bfm.c.
2. Added adj_done signal for CPU polling.
3. Making time_acc_modulo a constant = 256,000,000,000. No need to change it from software side.
edn_walter 4455d 20h /ha1588/trunk/sim/rtc/rtc_timer_tb.v
37 Timestamp format in the queue = null_16bit + timeStamp1s_48bit + timeStamp1ns_32bit + msgId_4bit + ckSum_12bit + seqId_16bit edn_walter 4455d 23h /ha1588/trunk/sim/rtc/rtc_timer_tb.v
34 Added LGPL file header to all copyrighted files. edn_walter 4457d 20h /ha1588/trunk/sim/rtc/rtc_timer_tb.v
19 Added pipeline registers to Real Time Clock module to improve timing. edn_walter 4467d 18h /ha1588/trunk/sim/rtc/rtc_timer_tb.v
15 Renamed module name for tsu and rtc.
Added folder for reg and top.
Added folder for sopc, preparing for Altera SOPC Builder customized component.
edn_walter 4474d 13h /ha1588/trunk/sim/rtc/rtc_timer_tb.v
3 Added function block RTC and its unit test. ash_riple 4492d 12h /ha1588/trunk/sim/rtc/rtc_timer_tb.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.