OpenCores
URL https://opencores.org/ocsvn/iso7816_3_master/iso7816_3_master/trunk

Subversion Repositories iso7816_3_master

[/] [iso7816_3_master/] [trunk/] [test/] [iso7816_3_t0_analyzer.v] - Rev 19

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
19 ATR analyzer fixed to handle 3b 90 97 40 20 correctly acapola 4798d 00h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
18 A bunch of synthesis error/warning removed.
Master and analyzer synthesis OK on Spartan6 FPGA
acapola 4839d 08h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
17 yet another fix of the analyzer: ATR, and convention handling acapola 4856d 07h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
15 tpdu level tasks
inverse convention
acapola 4861d 06h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
13 Corrections in analyzer to handle TDi and historical bytes in ATR and PPS
todo: handle inverse convention
acapola 4865d 09h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
12 pps sequence added to test bench
endOfTx added to TxCore
acapola 4876d 05h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
11 added BSD licence header to files acapola 4876d 09h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
10 communication direction probe added acapola 4876d 11h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
8 acapola 4884d 05h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
7 - rx/tx use "cyclesPerEtu" input
- "stopBit" status bit timing fixed
- analyzer: "lastByte" and "bytesCnt" functional
acapola 4885d 05h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
6 analyzer added to test bench, not functional yet... acapola 4886d 05h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v
5 draft of t=0 protocol analyzer (to ease debuging, and eventually as an ip itself) acapola 4887d 05h /iso7816_3_master/trunk/test/iso7816_3_t0_analyzer.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.