OpenCores
URL https://opencores.org/ocsvn/mlite/mlite/trunk

Subversion Repositories mlite

[/] [mlite/] [trunk/] [vhdl/] [reg_bank.vhd] - Rev 350

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
350 root 5586d 09h /mlite/trunk/vhdl/reg_bank.vhd
344 Fixed compiler warning rhoads 5658d 01h /mlite/trunk/vhdl/reg_bank.vhd
333 Updated Altera lpm_ram_dp usage for Cyclone FPGAs rhoads 5714d 23h /mlite/trunk/vhdl/reg_bank.vhd
261 Removed commented out lines rhoads 6037d 08h /mlite/trunk/vhdl/reg_bank.vhd
139 Major changes -- updated to Plasma Version 3 rhoads 6686d 22h /mlite/trunk/vhdl/reg_bank.vhd
132 Changed "GENERIC" string to "DEFAULT" to be Xilinx friendly. rhoads 7166d 20h /mlite/trunk/vhdl/reg_bank.vhd
128 Reset all registers, constants now upper case. rhoads 7304d 08h /mlite/trunk/vhdl/reg_bank.vhd
123 Uncomment out the Altera portion. Xilinx users may need to re-comment out this section. rhoads 7389d 22h /mlite/trunk/vhdl/reg_bank.vhd
115 Matthias Grunewald's changes for Xilinx FPGA dual-port RAM. rhoads 7503d 22h /mlite/trunk/vhdl/reg_bank.vhd
108 changed interrupt vector from 0x30 to 0x3c rhoads 7777d 18h /mlite/trunk/vhdl/reg_bank.vhd
88 Cleanup spaces rhoads 8028d 19h /mlite/trunk/vhdl/reg_bank.vhd
74 pause in rhoads 8036d 20h /mlite/trunk/vhdl/reg_bank.vhd
55 Altera rhoads 8045d 01h /mlite/trunk/vhdl/reg_bank.vhd
48 Altera rhoads 8055d 21h /mlite/trunk/vhdl/reg_bank.vhd
47 Altera rhoads 8062d 22h /mlite/trunk/vhdl/reg_bank.vhd
43 Renamed M-lite to Plasma rhoads 8142d 22h /mlite/trunk/vhdl/reg_bank.vhd
39 Changed name to M-lite to avoid trademark issues. rhoads 8175d 03h /mlite/trunk/vhdl/reg_bank.vhd
24 Disable interrupts upon reset. rhoads 8199d 20h /mlite/trunk/vhdl/reg_bank.vhd
12 Better support for dual-port memories, removed old method rhoads 8205d 20h /mlite/trunk/vhdl/reg_bank.vhd
9 Support for generic_tpram dual-port RAM rhoads 8211d 00h /mlite/trunk/vhdl/reg_bank.vhd

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.