OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [tags/] [Release_1.4] - Rev 54

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
54 generic fifo design: correctrly inferred by xilinx and altera JonasDC 4141d 12h /mod_sim_exp/tags/Release_1.4
53 correctly inferred ram for altera dual port ram JonasDC 4141d 18h /mod_sim_exp/tags/Release_1.4
52 correct inferring of blockram, no additional resources. JonasDC 4141d 19h /mod_sim_exp/tags/Release_1.4
51 true dual port ram for xilinx JonasDC 4141d 20h /mod_sim_exp/tags/Release_1.4
50 added folder for ram descriptions
added experimental simple dual port ram implementation for xilinx
JonasDC 4141d 20h /mod_sim_exp/tags/Release_1.4
47 added documentation for the IP core. JonasDC 4221d 19h /mod_sim_exp/tags/Release_1.4
46 chance run_auto port or mod_sim_exp_core to exp_m JonasDC 4221d 20h /mod_sim_exp/tags/Release_1.4
45 chance run_auto port or mod_sim_exp_core to exp_m JonasDC 4221d 20h /mod_sim_exp/tags/Release_1.4
44 toplevel of the Modular Simultaneous Exponentiation IP core for the PLB interface JonasDC 4225d 13h /mod_sim_exp/tags/Release_1.4
43 made the core parameters generics JonasDC 4225d 13h /mod_sim_exp/tags/Release_1.4
42 corrected wrong library name for mod_sim_exp_pkg JonasDC 4231d 21h /mod_sim_exp/tags/Release_1.4
41 removed deprecated files from version control JonasDC 4231d 21h /mod_sim_exp/tags/Release_1.4
40 adjusted core instantiation to new core module name JonasDC 4240d 01h /mod_sim_exp/tags/Release_1.4
39 changed files to remove warnings from synthesis
last cell logic is simplified because of redundant logic
JonasDC 4240d 12h /mod_sim_exp/tags/Release_1.4
38 deprecated design files because of new pipeline structure, will be removed shortly JonasDC 4240d 18h /mod_sim_exp/tags/Release_1.4
37 changed names of some generics of the multiplier.
moved the parameters for the core to the package of the core
testbench now uses this parameters to adapt to different bit widths

and new systolic pipeline now supports split or single pipeline
JonasDC 4244d 15h /mod_sim_exp/tags/Release_1.4
36 found bug in new pipeline structure, now working properly. (tested in sim)
mod_sim_exp_core uses new flexible pipeline as default.
JonasDC 4245d 11h /mod_sim_exp/tags/Release_1.4
35 new test values, 1st exponentiation gives error on result with new pipeline
commit for test purposes
JonasDC 4245d 13h /mod_sim_exp/tags/Release_1.4
34 operand memory now supports custom operand widths, the internal memory stays the fixed 1536 bit, but the bus width is now adjustable to any size below. JonasDC 4245d 14h /mod_sim_exp/tags/Release_1.4
33 default pipeline changed to old version, there seems to be an occasional error with new version. JonasDC 4245d 17h /mod_sim_exp/tags/Release_1.4

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.