OpenCores
URL https://opencores.org/ocsvn/mod_sim_exp/mod_sim_exp/trunk

Subversion Repositories mod_sim_exp

[/] [mod_sim_exp/] [trunk/] [rtl/] [vhdl/] [interface/] [axi] - Rev 90

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
90 reverted changes from previous revision, updated AXI version with testbench JonasDC 4014d 14h /mod_sim_exp/trunk/rtl/vhdl/interface/axi
89 updated vhdl files so now different clock frequencies are posible for the core and bus interface. JonasDC 4078d 13h /mod_sim_exp/trunk/rtl/vhdl/interface/axi
86 update on previous JonasDC 4084d 14h /mod_sim_exp/trunk/rtl/vhdl/interface/axi
85 changed so that reset now also affects slave register JonasDC 4084d 14h /mod_sim_exp/trunk/rtl/vhdl/interface/axi
84 AXI-Lite interface updated, now tested and verified on Xilinx FPGA
renamed C_DEVICE parameter, because of conflicts with restricted parameter in xilinx XPS
JonasDC 4085d 23h /mod_sim_exp/trunk/rtl/vhdl/interface/axi
82 added first version of axi-lite interface and testbench for basic axi-lite operations, now under test JonasDC 4104d 20h /mod_sim_exp/trunk/rtl/vhdl/interface/axi

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.