OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [branches/] [or1200_rel3/] [rtl/] [verilog/] [or1200_fpu.v] - Rev 795

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
795 Created or1200_rel3 branch from rev 794 olof 4601d 00h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v
364 OR1200 passes verilator lint. Mainly fixes to widths, and all case statements
altered to casez and Xs changed to ?s.

OR1200 PIC default width back to 31 (was accidentally changed to ORPSoC's 20
last checkin)

OR1200 spec updated to version 0.9, various updates.

OR1200 in ORPSoC and main OR1200 in sync, only difference is defines.
julius 5190d 00h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v
358 OR1200's reset now configurable as active high or active low. Thanks to patch
from OpenCores contributor Kuoping.

Updated OR1200 in ORPSoCv2 and OR1200 project.
julius 5192d 09h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v
260 Fixed `define in FPU that didnt need to be there julius 5200d 23h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v
258 Big OR1200 update - FPU, data cache write-back added, spec updated, ODT format doc now main one, default config set to both caches 8K, all integer arithmetic, FPU off julius 5202d 19h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v
186 OR1200 RTL FPU fix - RF writeback signal working properly again julius 5253d 02h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v
185 Adding single precision FPU to or1200, initial checkin, not fully tested yet julius 5253d 03h /openrisc/branches/or1200_rel3/rtl/verilog/or1200_fpu.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.