OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc1/] [cpu] - Rev 98

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5164d 09h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
97 Updates to test the new JTAG library interface (not yet complete). jeremybennett 5178d 15h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
96 Various changes which had not been picked up in earlier commits. jeremybennett 5179d 16h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
91 Tidy up of some obsolete configuration code. jeremybennett 5192d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
90 Reorganized to allow tests with both native code (for the library) and OpenRISC code (which requires the target tool chain). jeremybennett 5192d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
82 Major restructuring of the testbench, now named testsuite to bring it into the main package with its own configuration. Uses DejaGNU and builds using a standard top level "make check".

Incorporate Mark Jarvis's fixes for Mac OS X.
jeremybennett 5193d 06h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
80 Add missing configuration files to SVN. jeremybennett 5193d 09h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5523d 15h /openrisc/tags/or1ksim/or1ksim-0.5.0rc1/cpu

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.