OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [tags/] [or1ksim/] [or1ksim-0.5.0rc3/] [autom4te.cache/] [requests] - Rev 442

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
442 OR1Ksim - adding trace controlability by SIGUSR1 signal. julius 4959d 09h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/requests
436 Or1ksim ethernet TAP updates. Ethernet test still failing. julius 4969d 05h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/requests
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5091d 12h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/requests
202 Adding executed log in binary format capability to or1ksim julius 5104d 15h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/requests
60 Mark Jarvin's patches to support Mac OS X (Snow Leopard). jeremybennett 5310d 14h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/requests
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5522d 21h /openrisc/tags/or1ksim/or1ksim-0.5.0rc3/autom4te.cache/requests

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.