OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [or1ksim/] [cpu/] [or1k/] [sprs.c] - Rev 577

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
552 or1ksim - cpu/ cleanup - remove dynamic execution model WIP, and dlx, or16 targets julius 4915d 02h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
508 Updates for Or1ksim 0.5.0rc3. jeremybennett 4974d 02h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
436 Or1ksim ethernet TAP updates. Ethernet test still failing. julius 5102d 12h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
432 Updates to handle interrupts correctly. jeremybennett 5106d 22h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
430 or1ksim - clarifying interrupt behavior in code and documentation. julius 5109d 18h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
226 Orksim floating point support additions, spr-defs.h updates, newlib cache init routines updated julius 5224d 19h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
98 Comprehensive testing of the library JTAG interface. Updates to the documentation to warn of issues in using the memory controller. jeremybennett 5296d 22h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c
19 Initial commit of Or1ksim 0.3.0 into the new repository jeremybennett 5656d 04h /openrisc/trunk/or1ksim/cpu/or1k/sprs.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.