OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog/] [vpi/] [c/] [rsp-rtl_sim.c] - Rev 397

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
397 ORPSoCv2:

doc/ path added, with Texinfo documentation. Still a work in progress.

VPI files updated.

OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.

Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build.
julius 5138d 18h /openrisc/trunk/orpsocv2/bench/verilog/vpi/c/rsp-rtl_sim.c
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5551d 12h /openrisc/trunk/orpsocv2/bench/verilog/vpi/c/rsp-rtl_sim.c
46 debug interfaces now support byte and non-aligned accesses from gdb julius 5566d 23h /openrisc/trunk/orpsocv2/bench/verilog/vpi/c/rsp-rtl_sim.c
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5646d 23h /openrisc/trunk/orpsocv2/bench/verilog/vpi/c/rsp-rtl_sim.c

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.