OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [bench/] [verilog] - Rev 864

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
864 ORPSoC: Merge display_arch_state tasks

or1200-monitor contains the tasks display_arch_state and display_arch_state_except which are almost identical. This patch merges these two tasks into one, with a parameter to specify whether it should print out "(exception)" or not

Signed-off-by: Olof Kindgren <olof@opencores.org>
olof 4139d 22h /openrisc/trunk/orpsocv2/bench/verilog
863 ORPSoC: Add paramers to or1200-monitor for setting name and path of log files

Two small patches in one to make or1200-monitor more useful outside of orpsocv2:
- Setting log path with a parameter allows more flexible directory layout
- if the plusarg "testcase" is set at runtime, this is used to set a unique
prefix for the log files. Plusargs are currently not used in orpsocv2, so if
it is not set, the name falls back to the value of the parameter
TEST_NAME_STRING. The value of the parameter is set to the define
`TEST_NAME_STRING in the test bench top levele to avoid any changes to the
orpsocv2 scripts. With this, we can get rid of `include test-defines in
or1200_monitor.v

Signed-off-by: Olof Kindgren <olof@opencores.org>
olof 4146d 02h /openrisc/trunk/orpsocv2/bench/verilog
860 or1200_monitor.v: Remove trailing whitespace olof 4161d 00h /openrisc/trunk/orpsocv2/bench/verilog
789 ORPSoC: Patch from R Diez to make RTL sim report l.nops have equivalent formatting to those from or1ksim

Signed-off-by: R Diez <rdiezmail-openrisc@yahoo.de>
Acked-by: Julius Baxter <juliusbaxter@gmail.com>
julius 4622d 02h /openrisc/trunk/orpsocv2/bench/verilog
655 ORPSoC: add CFI flash controller to ml501, sw driver, tests, app, documentation julius 4776d 01h /openrisc/trunk/orpsocv2/bench/verilog
495 ORPSoC adding more accessor functions to Micron SDRAM model. julius 5005d 09h /openrisc/trunk/orpsocv2/bench/verilog
493 ORPSoC VPI JTAG interface, hopefully fix 64-bit machine compile issues. julius 5018d 11h /openrisc/trunk/orpsocv2/bench/verilog
491 ORPSoC or1200_monitor update. julius 5019d 20h /openrisc/trunk/orpsocv2/bench/verilog
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 5036d 12h /openrisc/trunk/orpsocv2/bench/verilog
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 5056d 15h /openrisc/trunk/orpsocv2/bench/verilog
468 ORPSoC update:
Added USER_ELF and USER_VMEM options to reference design simulation scripts.
Changed use of absolute BOARD_PATH variable to simply BOARD relative to board path
ML501's board.h bootrom default now boot from SPI
julius 5062d 12h /openrisc/trunk/orpsocv2/bench/verilog
456 ORPSoCv2 or1200 - SPRs module format and comment update. Or1200 monitor Verilog now displays report and exit l.nops to stdout by default. julius 5076d 07h /openrisc/trunk/orpsocv2/bench/verilog
449 ORPSoC - or1200_monitor.v additions enabling new experimental execution checks.

Replace use of "clean-all" with "distclean" as make rule to clean things.
julius 5089d 02h /openrisc/trunk/orpsocv2/bench/verilog
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 5096d 06h /openrisc/trunk/orpsocv2/bench/verilog
425 ORPSoC update:

GDB servers in VPI and System C model updated to deal with
packets gdb-7.2 sends.

Documentation updated.

Reference design tests can now be run in or1ksim (added rule
to sim/bin/Makefile). or1200-except doesn't appear to work
as illegal instruction error isn't causing jump to vector.

Updated Or1200 tests to report test success value and then
exit with value 0.
julius 5115d 21h /openrisc/trunk/orpsocv2/bench/verilog
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 5124d 06h /openrisc/trunk/orpsocv2/bench/verilog
408 ORPSoC update - adding support for ORSoC development board, many changes, documentation update, too. julius 5129d 20h /openrisc/trunk/orpsocv2/bench/verilog
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 5131d 02h /openrisc/trunk/orpsocv2/bench/verilog
397 ORPSoCv2:

doc/ path added, with Texinfo documentation. Still a work in progress.

VPI files updated.

OR1200 l.maci instruction test added. highlighting bug with immediate field for that instruction.

Various cycle accurate model updates. Now uses orpsoc-defines.v (processed C-compat. version) to build.
julius 5133d 07h /openrisc/trunk/orpsocv2/bench/verilog
361 OPRSoCv2 - adding things left out in last check-in julius 5183d 03h /openrisc/trunk/orpsocv2/bench/verilog

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.