OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [boards/] [xilinx/] [ml501/] [sim] - Rev 449

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
449 ORPSoC - or1200_monitor.v additions enabling new experimental execution checks.

Replace use of "clean-all" with "distclean" as make rule to clean things.
julius 4945d 22h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim
425 ORPSoC update:

GDB servers in VPI and System C model updated to deal with
packets gdb-7.2 sends.

Documentation updated.

Reference design tests can now be run in or1ksim (added rule
to sim/bin/Makefile). or1200-except doesn't appear to work
as illegal instruction error isn't causing jump to vector.

Updated Or1200 tests to report test success value and then
exit with value 0.
julius 4972d 17h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim
415 ORPSoC - ML501 update, working again.
Documentation update including information on ML501 build
OR1200 updates to do with instruction cache tag signal when
invalidate instruction used.
Added ability to define address to pass to SPI flash when
booting.
Added SPI sw test for board which allows inspection of
data in a flash.
julius 4981d 02h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim
412 ORPSoC update - Rearranged Xilinx ML501, simulations working again. julius 4984d 16h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim
71 ORPSoC board builds, adding readmes julius 5239d 08h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim
69 ORPSoC xilinx ml501 board update - added ethernet eupport and software test julius 5243d 14h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim
67 New synthesizable builds of ORPSoC - first for the Xilinx ML501 Virtex 5 board, with working Xilinx MIG DDR2 Controller - added new pad option to bin2vmem, moved spi controller from or1k_startup module to its own directory julius 5246d 08h /openrisc/trunk/orpsocv2/boards/xilinx/ml501/sim

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.