OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [board/] [include/] [board.h] - Rev 506

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
506 ORPSoC or1200 interrupt and syscall generation test julius 4834d 05h /openrisc/trunk/orpsocv2/sw/board/include/board.h
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4889d 11h /openrisc/trunk/orpsocv2/sw/board/include/board.h
403 ORPSoC big upgrade - intermediate check in. Lots still missing. To come very shortly. julius 4984d 01h /openrisc/trunk/orpsocv2/sw/board/include/board.h
393 ORPSoCv2 software rearrangement in progress. Basic tests should now run again. julius 4989d 06h /openrisc/trunk/orpsocv2/sw/board/include/board.h
373 ORPSoCv2 software update for compatibility with OR toolchain 1.0 julius 5022d 05h /board.h
361 OPRSoCv2 - adding things left out in last check-in julius 5036d 02h /board.h
354 Fixed ORPSoCv2 Dhrystone test, rewrote timer interrut

* sw/support/crt0.S: Tick timer interrupt to increment variable
now in place instead of calling customisable
interrupt vector handler

Changed all system frequencies in design to 50MHz.
julius 5038d 02h /board.h
349 ORPSoCv2 update with new software and makefile update julius 5039d 07h /board.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.