OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc/] [trunk/] [orpsocv2/] [sw/] [tests/] [or1200] - Rev 805

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
805 ORPSoC: Fix for bug 90 - EPCR on range exception bug

http://bugzilla.opencores.org/bugzilla4/show_bug.cgi?id=90
julius 4426d 22h /openrisc/trunk/orpsocv2/sw/tests/or1200
803 ORPSoC: Fix for bug 91, l.sub not setting overflow flag correctly

http://bugzilla.opencores.org/bugzilla4/show_bug.cgi?id=91
julius 4426d 22h /openrisc/trunk/orpsocv2/sw/tests/or1200
801 ORPSoC: Fix bug 88

http://bugzilla.opencores.org/bugzilla4/show_bug.cgi?id=88
julius 4432d 03h /openrisc/trunk/orpsocv2/sw/tests/or1200
672 ORPSoC: Fix Bug 76 - Incorrect unsigned integer less-than compare with COMP3 option enabled

OR1200 RTL fix and software test added.
julius 4592d 22h /openrisc/trunk/orpsocv2/sw/tests/or1200
671 ORPSoC: Fix for Bug 75 - or1200-except and or1200-ticksyscall regression tests failing due to change in memory model julius 4592d 23h /openrisc/trunk/orpsocv2/sw/tests/or1200
619 ORPSoC OR1200 fix and regression test for bug 51.

signed-off Julius Baxter
reviewed by Stefan Kristiansson
julius 4725d 00h /openrisc/trunk/orpsocv2/sw/tests/or1200
535 ORPSoC - adding sw tests for l.rfe julius 4816d 03h /openrisc/trunk/orpsocv2/sw/tests/or1200
530 ORPSoC update

Ethernet MAC Wishbone interface fixes

Beginnings of software update.

ML501 backend script fixes for new ISE
julius 4823d 11h /openrisc/trunk/orpsocv2/sw/tests/or1200
506 ORPSoC or1200 interrupt and syscall generation test julius 4849d 06h /openrisc/trunk/orpsocv2/sw/tests/or1200
504 ORPSoC ALU update with new comparison configuration option, software test for comparisons and register file comment cleanup julius 4866d 02h /openrisc/trunk/orpsocv2/sw/tests/or1200
502 ORPSoC update - or1200, ethmac Xilinx fifos
or1200 in ORPSoC has carry bit, overflow bit, and range exception added and tested. New software tests in ORPSoC library. Ml501 build had ethmac fifos added, and or1200_defines updated to use these new or1200 features by default
julius 4869d 02h /openrisc/trunk/orpsocv2/sw/tests/or1200
499 ORPSoC OR1200 updates - added l.ext instructions with tests, ammended some MAC bugs, decode stage cleanup julius 4870d 23h /openrisc/trunk/orpsocv2/sw/tests/or1200
489 ORPSoC sw cleanup. Remove warnings. julius 4897d 08h /openrisc/trunk/orpsocv2/sw/tests/or1200
488 ORPSoC OR1200 driver - tick timer exception handler reverted to generic - cpu tick function hook used as default in handler table. OR1200 timer demo sw for board added. julius 4897d 09h /openrisc/trunk/orpsocv2/sw/tests/or1200
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4904d 11h /openrisc/trunk/orpsocv2/sw/tests/or1200
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 4924d 15h /openrisc/trunk/orpsocv2/sw/tests/or1200
475 ORPSoC main simulation makefile tidy up, addition of BSS test to cbasic test, addition or o1ksim config files for each board build, modification of BSS symbols in linker script and crt0. julius 4925d 11h /openrisc/trunk/orpsocv2/sw/tests/or1200
466 ORPSoC updates:
Add new test to determine processor's capabilities.
Fix up typo in example in spiflash app README
julius 4931d 15h /openrisc/trunk/orpsocv2/sw/tests/or1200
462 ORPSoC SystemC wrapper updates, monitor output more similar to or1ksim.

RAM models updated.
julius 4932d 14h /openrisc/trunk/orpsocv2/sw/tests/or1200
439 ORPSoC update

Ethernet MAC synthesis issues with Actel Synplify D-2009.12A
Ethernet MAC FIFO synthesis issues with Xilinx XST

Multiply/divide tests for to run on target.

Added third interface to ram_wb module, changed reference design RAM to ram_wb
wrapper. Updated verilog and system C monitor modules accordingly.

Added ability to use ram_wb as internal memory on ML501 design.

Fixed ethernet MAC tests for ML501.
julius 4964d 06h /openrisc/trunk/orpsocv2/sw/tests/or1200

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.