OpenCores
URL https://opencores.org/ocsvn/openrisc_me/openrisc_me/trunk

Subversion Repositories openrisc_me

[/] [openrisc/] [trunk/] [orpsocv2] - Rev 50

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
50 Adding or32_funcs.S julius 5407d 11h /openrisc/trunk/orpsocv2
49 Lots of ORPSoC Updates. Cycle accurate model update. Enabled block read from CPU via debug interface. SMII interface same as devboard but may be broken in sim now. Makefile update julius 5426d 01h /openrisc/trunk/orpsocv2
46 debug interfaces now support byte and non-aligned accesses from gdb julius 5441d 12h /openrisc/trunk/orpsocv2
45 Orpsoc eth test fix and script error message update julius 5448d 12h /openrisc/trunk/orpsocv2
44 New SystemC model monitoring functions, ethernet PHY model and test sw, smii decoder for ethernet PHY, various makefile upgrades julius 5477d 12h /openrisc/trunk/orpsocv2
43 Couple of fixes to ORPSoC, new linux patch version in toolchain script julius 5501d 09h /openrisc/trunk/orpsocv2
42 Fixed ORPSoCv2 VCD dumping and UART output in cycleaccurate model julius 5517d 06h /openrisc/trunk/orpsocv2
41 Update to or1k top julius 5520d 07h /openrisc/trunk/orpsocv2
40 Added GDB server to verilog simulation via VPI and make target to build and run this model julius 5521d 12h /openrisc/trunk/orpsocv2
36 Better clean rule in makefile julius 5535d 13h /openrisc/trunk/orpsocv2
6 Checking in ORPSoCv2 julius 5540d 00h /openrisc/trunk/orpsocv2

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.