OpenCores
URL https://opencores.org/ocsvn/openrisc/openrisc/trunk

Subversion Repositories openrisc

[/] [openrisc] - Rev 496

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
496 ORPSoC ml501 updates - increased frequency, updated documentation julius 4934d 03h /openrisc
495 ORPSoC adding more accessor functions to Micron SDRAM model. julius 4934d 03h /openrisc
494 Change to ensure handles ctrl-C correctly with empty line. jeremybennett 4944d 21h /openrisc
493 ORPSoC VPI JTAG interface, hopefully fix 64-bit machine compile issues. julius 4947d 05h /openrisc
492 ORPSoC VPI interface for modelsim and documentation update julius 4948d 03h /openrisc
491 ORPSoC or1200_monitor update. julius 4948d 14h /openrisc
490 Updates to fix spurious test failures and register scheduling. jeremybennett 4952d 20h /openrisc
489 ORPSoC sw cleanup. Remove warnings. julius 4958d 02h /openrisc
488 ORPSoC OR1200 driver - tick timer exception handler reverted to generic - cpu tick function hook used as default in handler table. OR1200 timer demo sw for board added. julius 4958d 03h /openrisc
487 ORPSoC main software makefile update julius 4961d 01h /openrisc
486 ORPSoC updates, mainly software, i2c driver julius 4961d 01h /openrisc
485 ORPSoC updates - or1200 monitor now has separate defines file, ethmac updates to fifos and wishbone IF, board.h changes for UART (may propegate to other drivers with multiple cores, we'll see), crt0.S for or1200 now zeros all registers on reset, adding own ethernet tests for ML501 julius 4965d 05h /openrisc
484 Changes to make r12 call-saved and to bring wchar tests in line. jeremybennett 4966d 04h /openrisc
483 Updated with new opcodes to generate random numbers and to identify us as Or1ksim. jeremybennett 4968d 06h /openrisc
482 Don't hardcode tool versions in help text olof 4969d 18h /openrisc
481 OR1200 Update. RTL and spec. julius 4981d 12h /openrisc
480 ORPSoC updates - ml501 project cleanups, DDR2 cache bug fixes. julius 4982d 10h /openrisc
479 ORPSoC update to ml501 board port. Memory controller caching fixed up, does multiple lines of cache and Wishbone bursting. julius 4983d 09h /openrisc
478 ORPSoC update - ml501 or1200 cache configuration set to maximum, some cleanups. julius 4985d 01h /openrisc
477 ORPSoC update - Added ability to enable OR1200 caches up to 32KB, which requires line size of 32bytes and 8-beat Wishbone bursts.
Changed cache sizes of both instruction and data cache of reference design to 4kB each.
julius 4985d 09h /openrisc

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.