OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [VER_5_3/] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5664d 15h /or1k/tags/VER_5_3
1182 This commit was manufactured by cvs2svn to create tag 'VER_5_3'. 7699d 14h /tags/VER_5_3
1181 Initial import of unmodified gdb-5.3 source on vendor branch sfurman 7699d 14h /trunk
1179 BIST interface added for Artisan memory instances. simons 7703d 00h /trunk
1178 avoid another immu exception that should not happen phoenix 7732d 11h /trunk
1177 more informative output phoenix 7733d 18h /trunk
1176 Added comments. damonb 7734d 09h /trunk
1174 fix for immu exceptions that never should have happened phoenix 7735d 13h /trunk
1170 Added support for l.addc instruction. csanchez 7743d 17h /trunk
1169 Added support for l.addc instruction. csanchez 7743d 18h /trunk
1168 Added explicit alignment expressions. csanchez 7749d 04h /trunk
1167 Corrected offset of TSS field within task_struct. csanchez 7749d 04h /trunk
1166 Fixed problem with relocations of non-allocated sections. csanchez 7749d 04h /trunk
1165 timeout bug fixed; contribution by Carlos markom 7765d 22h /trunk
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7769d 10h /trunk
1160 added missing .rodata.* section into rom linker script phoenix 7800d 11h /trunk
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7812d 13h /trunk
1158 Added simple uart test case. lampret 7813d 14h /trunk
1157 Added syscall test case. lampret 7813d 15h /trunk
1156 Tick timer test case added. lampret 7814d 11h /trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.