OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_34] - Rev 1006

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1006 Import ivang 7996d 07h /or1k/tags/nog_patch_34
1005 Import ivang 7996d 07h /or1k/tags/nog_patch_34
1004 Now every ramdisk image should have init program. simons 7996d 15h /or1k/tags/nog_patch_34
1003 cuc temporary files are deleted upon exiting markom 7996d 15h /or1k/tags/nog_patch_34
1002 Now every ramdisk image should have init program. simons 7996d 15h /or1k/tags/nog_patch_34
1001 fixed load/store state machine verilog generation errors markom 7996d 15h /or1k/tags/nog_patch_34
1000 IC/DC cache enable routines fixed. simons 7996d 16h /or1k/tags/nog_patch_34
999 Now every ramdisk image should have init program. simons 7996d 17h /or1k/tags/nog_patch_34
998 added missing fout initialization markom 7996d 18h /or1k/tags/nog_patch_34
997 PRINTF should be used instead of printf; command redirection repaired markom 7996d 19h /or1k/tags/nog_patch_34
996 some minor bugs fixed markom 7997d 18h /or1k/tags/nog_patch_34
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 7998d 02h /or1k/tags/nog_patch_34
993 Fixed IMMU bug. lampret 7998d 02h /or1k/tags/nog_patch_34
992 A bug when cache enabled and bus error comes fixed. simons 7998d 11h /or1k/tags/nog_patch_34
991 Different memory controller. simons 7998d 11h /or1k/tags/nog_patch_34
990 Test is now complete. simons 7998d 11h /or1k/tags/nog_patch_34
989 c++ is making problems so, for now, it is excluded. simons 7999d 19h /or1k/tags/nog_patch_34
988 ORP architecture supported. simons 8000d 10h /or1k/tags/nog_patch_34
987 ORP architecture supported. simons 8000d 18h /or1k/tags/nog_patch_34
986 outputs out of function are not registered anymore markom 8000d 18h /or1k/tags/nog_patch_34

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.