OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_46/] [or1ksim/] [cache/] [icache_model.h] - Rev 1404

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1404 Move the function of ic_clock() to mtspr() and remove it nogj 7040d 08h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
1382 Nir Mor:
Implemented DCCFGR, ICCFGR, DMMUCFGR and IMMUCFGR spr registers.
nogj 7055d 11h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7090d 06h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
1308 Gyorgy Jeney: extensive cleanup phoenix 7295d 00h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
631 Real cache access is simulated now. simons 8197d 01h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
429 cache configuration added markom 8246d 09h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
102 Major update to include PM, PIC, Cache Mngmnt and non-interactive mode. lampret 8453d 19h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
76 regular update lampret 8653d 16h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h
5 Data and instruction cache simulation added. lampret 8895d 02h /or1k/tags/nog_patch_46/or1ksim/cache/icache_model.h

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.