OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [nog_patch_61/] [or1ksim/] [cpu/] [common] - Rev 37

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
37 STACK_SIZE is not properly used (will be removed soon). lampret 8800d 18h /or1k/tags/nog_patch_61/or1ksim/cpu/common
36 Fixed bug when loading "data" from .text segment (all insns are not only
decoded but also placed in simulator memory undecoded as data).
lampret 8800d 18h /or1k/tags/nog_patch_61/or1ksim/cpu/common
35 SLP hooks. lampret 8800d 18h /or1k/tags/nog_patch_61/or1ksim/cpu/common
34 Started with SLP (not finished yet). lampret 8800d 18h /or1k/tags/nog_patch_61/or1ksim/cpu/common
32 Interrupt recognition. lampret 8804d 17h /or1k/tags/nog_patch_61/or1ksim/cpu/common
30 Updated SPRs, exceptions. Added 16450 device. lampret 8804d 19h /or1k/tags/nog_patch_61/or1ksim/cpu/common
29 Adding OR16/OR32 insn decoder. lampret 8819d 17h /or1k/tags/nog_patch_61/or1ksim/cpu/common
28 Adding COFF loader. lampret 8819d 17h /or1k/tags/nog_patch_61/or1ksim/cpu/common
26 Clean up. lampret 8835d 14h /or1k/tags/nog_patch_61/or1ksim/cpu/common
25 Bug fix in handling labels when loading code into simulator memory. lampret 8835d 14h /or1k/tags/nog_patch_61/or1ksim/cpu/common
24 Static branch prediction added. lampret 8835d 14h /or1k/tags/nog_patch_61/or1ksim/cpu/common
22 More modifications related to or16. lampret 8837d 20h /or1k/tags/nog_patch_61/or1ksim/cpu/common
18 or16 added, or1k renamed to or32. lampret 8838d 10h /or1k/tags/nog_patch_61/or1ksim/cpu/common
13 Rebuild of the generated files. jrydberg 8899d 02h /or1k/tags/nog_patch_61/or1ksim/cpu/common
7 Major update of the enviorment. Now uses autoconf and automake. The
simulator uses readline aswell to get input from the user. A number of
new files added, some modified. The libc directory is now called support.
jrydberg 8899d 02h /or1k/tags/nog_patch_61/or1ksim/cpu/common
6 Just a regular update with exception of cache simulation. MMU simulation still under development. lampret 8899d 20h /or1k/tags/nog_patch_61/or1ksim/cpu/common
3 This commit was generated by cvs2svn to compensate for changes in r2, which
included commits to RCS files with non-trunk default branches.
cvs 9025d 14h /or1k/tags/nog_patch_61/or1ksim/cpu/common

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.