OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_1/] - Rev 359

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
359 Added optional sampling of inputs. lampret 8271d 01h /or1k/tags/rel_1
358 Fixed virtual silicon single-port rams instantiation. lampret 8271d 01h /or1k/tags/rel_1
357 Fixed dbg_is_o assignment width. lampret 8271d 01h /or1k/tags/rel_1
356 Break point bug fixed simons 8271d 04h /or1k/tags/rel_1
355 uart VAPI model improved; changes to MC and eth. markom 8271d 11h /or1k/tags/rel_1
354 Fixed width of du_except. lampret 8271d 22h /or1k/tags/rel_1
353 Cashes disabled. simons 8272d 08h /or1k/tags/rel_1
352 OR1200_REGISTERED_OUTPUTS can now be enabled. lampret 8273d 11h /or1k/tags/rel_1
351 Fixed some l.trap typos. lampret 8273d 13h /or1k/tags/rel_1
350 For GDB changed single stepping and disabled trap exception. lampret 8273d 14h /or1k/tags/rel_1
349 Some bugs regarding cache simulation fixed. simons 8275d 03h /or1k/tags/rel_1
348 Added instructions on how to build configure. ivang 8276d 10h /or1k/tags/rel_1
347 Added CRC32 calculation to Ethernet erez 8277d 08h /or1k/tags/rel_1
346 Improved Ethernet simulation erez 8277d 09h /or1k/tags/rel_1
345 Added check for net/ethernet.h (needed by ethernet simulator) erez 8277d 09h /or1k/tags/rel_1
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8277d 11h /or1k/tags/rel_1
343 Small touches to test programs erez 8277d 13h /or1k/tags/rel_1
342 added exception vectors to support and modified section names markom 8278d 10h /or1k/tags/rel_1
341 added VAPI for uart; uart 16550 support, some bugs fixed markom 8278d 12h /or1k/tags/rel_1
340 Added hpint vector lampret 8278d 13h /or1k/tags/rel_1

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.