OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_10] - Rev 1765

Rev

Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1765 root 5632d 12h /or1k/tags/rel_10
1180 This commit was manufactured by cvs2svn to create tag 'rel_10'. 7670d 22h /tags/rel_10
1179 BIST interface added for Artisan memory instances. simons 7670d 22h /trunk
1178 avoid another immu exception that should not happen phoenix 7700d 09h /trunk
1177 more informative output phoenix 7701d 16h /trunk
1176 Added comments. damonb 7702d 07h /trunk
1174 fix for immu exceptions that never should have happened phoenix 7703d 11h /trunk
1170 Added support for l.addc instruction. csanchez 7711d 15h /trunk
1169 Added support for l.addc instruction. csanchez 7711d 16h /trunk
1168 Added explicit alignment expressions. csanchez 7717d 02h /trunk
1167 Corrected offset of TSS field within task_struct. csanchez 7717d 02h /trunk
1166 Fixed problem with relocations of non-allocated sections. csanchez 7717d 02h /trunk
1165 timeout bug fixed; contribution by Carlos markom 7733d 19h /trunk
1161 When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed. lampret 7737d 08h /trunk
1160 added missing .rodata.* section into rom linker script phoenix 7768d 08h /trunk
1159 No functional changes. Added defines to disable implementation of multiplier/MAC lampret 7780d 11h /trunk
1158 Added simple uart test case. lampret 7781d 12h /trunk
1157 Added syscall test case. lampret 7781d 13h /trunk
1156 Tick timer test case added. lampret 7782d 09h /trunk
1155 No functional change. Only added customization for exception vectors. lampret 7783d 13h /trunk

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.