OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_15/] [or1200/] [rtl/] [verilog/] [or1200_sprs.v] - Rev 736

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
736 Changed generation of SPR address. Now it is ORed from base and offset instead of a sum. lampret 8147d 14h /or1k/tags/rel_15/or1200/rtl/verilog/or1200_sprs.v
636 Fixed combinational loops. lampret 8184d 19h /or1k/tags/rel_15/or1200/rtl/verilog/or1200_sprs.v
610 Changed default reset values for SR and ESR to match or1ksim's. Fixed flop model in or1200_dpram_32x32 when OR1200_XILINX_RAM32X1D is defined. lampret 8194d 07h /or1k/tags/rel_15/or1200/rtl/verilog/or1200_sprs.v
596 SR[TEE] should be zero after reset. lampret 8198d 06h /or1k/tags/rel_15/or1200/rtl/verilog/or1200_sprs.v
589 No more low/high priority interrupts (PICPR removed). Added tick timer exception. Added exception prefix (SR[EPH]). Fixed single-step bug whenreading NPC. lampret 8199d 07h /or1k/tags/rel_15/or1200/rtl/verilog/or1200_sprs.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8214d 07h /or1k/tags/rel_15/or1200/rtl/verilog/or1200_sprs.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.