OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_21/] [or1200/] [rtl/] [verilog] - Rev 1129

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1129 Added Altera LPM RAMs. Changed generic RAM output when OE inactive. lampret 7831d 14h /or1k/tags/rel_21/or1200/rtl/verilog
1112 Updated sensitivity list for trace buffer [only relevant for Xilinx FPGAs] lampret 7906d 12h /or1k/tags/rel_21/or1200/rtl/verilog
1104 Added optional support for WB B3 specification (xwb_cti_o, xwb_bte_o). Made xwb_cab_o optional. lampret 7951d 06h /or1k/tags/rel_21/or1200/rtl/verilog
1083 SB mem width fixed. simons 7983d 01h /or1k/tags/rel_21/or1200/rtl/verilog
1079 RAMs wrong connected to the BIST scan chain. mohor 7991d 23h /or1k/tags/rel_21/or1200/rtl/verilog
1078 Previous check-in was done by mistake. mohor 7992d 00h /or1k/tags/rel_21/or1200/rtl/verilog
1077 Signal scanb_sen renamed to scanb_en. mohor 7992d 00h /or1k/tags/rel_21/or1200/rtl/verilog
1069 Signal scanb_eni renamed to scanb_en mohor 7995d 17h /or1k/tags/rel_21/or1200/rtl/verilog
1063 Added BIST scan. Special VS RAMs need to be used to implement BIST. lampret 8002d 19h /or1k/tags/rel_21/or1200/rtl/verilog
1055 Removed obsolete comment. lampret 8034d 12h /or1k/tags/rel_21/or1200/rtl/verilog
1054 Fixed a combinational loop. lampret 8034d 12h /or1k/tags/rel_21/or1200/rtl/verilog
1053 Disabled cache inhibit atttribute. lampret 8034d 12h /or1k/tags/rel_21/or1200/rtl/verilog
1038 Fixed a typo, reported by Taylor Su. lampret 8041d 20h /or1k/tags/rel_21/or1200/rtl/verilog
1035 Added optional l.div/l.divu insns. By default they are disabled. lampret 8042d 09h /or1k/tags/rel_21/or1200/rtl/verilog
1033 If SR[CY] implemented with OR1200_IMPL_ADDC enabled, l.add/l.addi also set SR[CY]. lampret 8042d 20h /or1k/tags/rel_21/or1200/rtl/verilog
1032 Added optional SR[CY]. Added define to enable additional (compare) flag modifiers. Defines are OR1200_IMPL_ADDC and OR1200_ADDITIONAL_FLAG_MODIFIERS. lampret 8043d 10h /or1k/tags/rel_21/or1200/rtl/verilog
1023 Now most of the configuration registers are updatded automatically based on defines in or1200_defines.v. lampret 8046d 14h /or1k/tags/rel_21/or1200/rtl/verilog
1022 As per Taylor Su suggestion all case blocks are full case by default and optionally (OR1200_CASE_DEFAULT) can be disabled to increase clock frequncy. lampret 8046d 17h /or1k/tags/rel_21/or1200/rtl/verilog
1011 Removed some commented RTL. Fixed SR/ESR flag bug. lampret 8053d 14h /or1k/tags/rel_21/or1200/rtl/verilog
994 Store buffer has been tested and it works. BY default it is still disabled until uClinux confirms correct operation on FPGA board. lampret 8059d 13h /or1k/tags/rel_21/or1200/rtl/verilog

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.