OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [rel_25/] [or1200/] [rtl/] [verilog/] [or1200_dc_top.v] - Rev 1063

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1063 Added BIST scan. Special VS RAMs need to be used to implement BIST. lampret 7931d 15h /or1k/tags/rel_25/or1200/rtl/verilog/or1200_dc_top.v
977 Added store buffer. lampret 7991d 15h /or1k/tags/rel_25/or1200/rtl/verilog/or1200_dc_top.v
660 Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr. lampret 8180d 06h /or1k/tags/rel_25/or1200/rtl/verilog/or1200_dc_top.v
617 Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways. lampret 8194d 09h /or1k/tags/rel_25/or1200/rtl/verilog/or1200_dc_top.v
562 Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if. lampret 8208d 04h /or1k/tags/rel_25/or1200/rtl/verilog/or1200_dc_top.v
504 New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs. lampret 8219d 02h /or1k/tags/rel_25/or1200/rtl/verilog/or1200_dc_top.v

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.