OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc1/] [or1ksim/] [testbench/] [Makefile.in] - Rev 485

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
485 gdb.h moved to debug dir; except.ld renamed to default.ld markom 8236d 22h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
478 Started adding acv_gpio testbench erez 8237d 15h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
460 excpt test removed except test added. simons 8239d 06h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
451 each test should define its own LDFLAGS markom 8242d 16h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
424 memory configuration file joined into .cfg file; *mem.cfg are obsolete; read-only and write-only memory is supported; memory logging is not yet supported; update of testbench - only cache test fails, since it writes to RO memory markom 8245d 18h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
413 some section changes markom 8249d 15h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
410 MMU test added. simons 8250d 13h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
409 some minor changes to or1ksim; Testbench except.s modified. Interrupt test almost finished for uart ACV. markom 8250d 19h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
385 check testbench now modified to work with new report output markom 8259d 15h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
381 number display is more strict with 0x prefix with hex numbers markom 8259d 18h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
380 all tests pass check markom 8259d 19h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
344 added acv test for uart; sim debug now has verbose levels; lot of bugs fixed in uart model markom 8272d 17h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
342 added exception vectors to support and modified section names markom 8273d 16h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
310 make check working for all tests except cache markom 8277d 21h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
308 testbench now has make check markom 8278d 15h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
306 corrected lots of bugs markom 8278d 19h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
258 Added Ethernet test; renamed dma to dmatest; commented out missing pic.c erez 8286d 12h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
229 Reran automake and autoconf erez 8293d 13h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in
224 added various tests markom 8293d 17h /or1k/tags/stable_0_2_0_rc1/or1ksim/testbench/Makefile.in

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.