OpenCores
URL https://opencores.org/ocsvn/or1k/or1k/trunk

Subversion Repositories or1k

[/] [or1k/] [tags/] [stable_0_2_0_rc2/] [or1ksim/] [cpu/] [or32/] [insnset.c] - Rev 1513

Rev

Go to most recent revision | Details | Compare with Previous | Blame

Filtering Options

Clear current filter

Rev Log message Author Age Path
1513 Remove the flag global nogj 6949d 02h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1508 Remove m{f,t}spr calls where we can access the spr directly nogj 6949d 02h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1506 * Remove very slow {set,test}sprbit{,s} functions.
* Remove uses of getsprbits in time critical functions.
nogj 6949d 02h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1471 Rewrite the interactive mode handling to also work in the recompiler nogj 7039d 22h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1438 NOP_REPORT should report numbers in hex not decimal nogj 7039d 22h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1432 Collect most of the cpu state variables in a structure (cpu_state) nogj 7039d 22h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1386 Rework exception handling nogj 7046d 02h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1375 Remove FAST_SIM, it nolonger provides a speed up nogj 7080d 17h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1350 Mark a simulated cpu address as such, by introducing the new oraddr_t type nogj 7089d 20h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1344 * Avoid doing a store in *every* instruction executed by storeing the instruction function unit in or32_opcodes nogj 7103d 00h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1343 * Fix warnings in insnset.c and execute.c nogj 7103d 00h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1342 * Fix generate.c to produce a execgen.c with less warnings.
* Fix the --enable-simple configure option.
nogj 7103d 00h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1338 l.ff1 instruction added andreje 7118d 22h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1321 some tests rely on exit(0) as a last std output text to pass phoenix 7204d 15h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1319 cpu/sim memory accesses separation, tick, exception, nr. of operands, cycles count,... corrections. phoenix 7206d 15h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1308 Gyorgy Jeney: extensive cleanup phoenix 7294d 15h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1303 compile fix regarding lf.itof.s, lf.itof.d phoenix 7312d 03h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1244 Added "cm" command to copy data inside memory.
Make or1ksim work on little endian platforms.
Port to Mac OS X.
Some bugfixes.
Allow JTAG write access to read-only memory regions.
hpanther 7461d 23h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
1170 Added support for l.addc instruction. csanchez 7678d 18h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c
997 PRINTF should be used instead of printf; command redirection repaired markom 7991d 05h /or1k/tags/stable_0_2_0_rc2/or1ksim/cpu/or32/insnset.c

1 2 Next >

Show All

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.